Part Number Hot Search : 
DS229 TP101B47 2N6547 908QT1CF SC805 Q980000 L151K6 7C106
Product Description
Full Text Search
 

To Download SDN12864L1B62MT-50 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 1 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 1 if no tolerances specified 0.15mm 1024mb ddr sdram s o - dimm 200pin so - dimm sdn12864l1b62mt - xx r 1024mb ddr pc - 3200 in fbga techn ology rohs compliant *) the refresh rate has to be doubled when 85c data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 2 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 this swissbit module family is industry standard 200 - pin 8 - byte double date rate synchronous sdram small outline dual - in - line memory modules (so - dimms), which are organized as x64 high speed memory arrays designed for use in non - parity applications. these so - dimms are assembled fbga technology. the passive devices and the eeprom are smd components. the so - dimms use optional serial presence detects (spd) implemented via serial eeprom using the two - pin - i 2 c protocol. the first 128 bytes are utilized by the so - dimm manufacturer and the second 128 by tes are available to the end user. all swissbit so - dimms provide a high performance, flexible 8 - byte interface in a 67.6 mm long footprint. module configuration organization ddr sdrams used row addr. bank select col. addr. refresh module dimensions in mm 128m x 64 16 x 64m x 8 (512mbit) 13 ba0, ba1 11 8k 67.60 x 31.75 x 3.80 max product spectrum part number module density transfer rate memory clock/data bit rate latency sdn 12864l1b62mt - 50 [e /w]r 1gbyte 3.2 gb/s 5.0ns/400 mt/s 3200 - 3.0 - 3 - 3 sdn 12864l 1b62mt - 60[e /w]r 1gbyte 2.7 gb/s 6.0ns/333mt/s 2700 - 2.5 - 3 - 3 pin name a0 C 9, a11 C a12 address inputs a10/ap address input/autoprecharge ba0, ba1 bank selects dq0 C dq63 data input/output dm0 C dm7 data masks /ras row address strobe /cas column addr ess strobe /we read / write enable cke0 C cke1 clock enable ck0 C ck 1 clock inputs, positive line ck0 # C ck 1# clock inputs, negative line dqs0 C dqs7 data strobes
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 3 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 s0 # C s1 # chip select v dd power (2.5v 0.2v) v ddq power (2.5v 0.2v) v ddid v dd , v dd q level detection v ddspd spd power v ref input/output reference v ss ground scl clock for presence detect sda serial data out for presence detect nc no connection pin configuration pin # front side pin # back side pin # front side pin # back side 1 v ref 2 vref 101 a9 102 a8 3 v ss 4 v ss 103 v ss 104 v ss 5 dq0 6 dq4 105 a7 106 a6 7 dq1 8 dq5 107 a5 108 a4 9 v dd 10 v dd 109 a3 110 a2 11 dqs0 12 dm0 111 a1 112 a0 13 dq2 14 dq6 113 v dd 114 v dd 15 v ss 16 v ss 115 a10/ap 116 ba1 17 dq3 18 dq7 117 ba0 118 /ras 19 dq8 20 dq12 119 /we 120 /cas 21 v dd 22 v dd 121 /s0 122 /s1 23 dq9 24 dq13 123 du (a13) 124 du 25 dqs1 26 dm1 125 v ss 126 v ss 27 v ss 28 v ss 127 dq32 128 dq36 29 dq10 30 dq14 129 dq33 130 dq37 31 dq11 32 dq15 131 v dd 132 v dd 33 v dd 34 v d d 133 dqs4 134 dm4 35 ck0 36 v dd 135 dq34 136 dq38 37 ck0# 38 v ss 137 v ss 138 v ss 39 v ss 40 v ss 139 dq35 140 dq39 41 dq16 42 dq20 141 dq40 142 dq44 43 dq17 44 dq21 143 v dd 144 v dd 45 v dd 46 v dd 145 dq41 146 dq45 47 dqs2 48 dm2 147 dqs5 148 dm5 49 d q18 50 dq22 149 v ss 150 v ss 51 v ss 52 v ss 151 dq42 152 dq46
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 4 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 pin # front side pin # back side pin # front side pin # back side 53 dq19 54 dq23 153 dq43 154 dq47 55 dq24 56 dq28 155 v dd 156 v dd 57 v dd 58 v dd 157 v dd 158 /ck1 59 dq25 60 dq29 159 v ss 160 ck1 61 dqs3 62 dm3 161 v ss 162 v ss 63 v ss 64 v ss 163 dq48 164 dq52 65 dq26 66 dq30 165 dq49 166 dq53 67 dq27 68 dq31 167 v dd 168 v dd 69 v dd 70 v dd 169 dqs6 170 dm6 71 cb0 72 cb4 171 dq50 172 dq54 73 cb1 74 cb5 173 v ss 174 v ss 75 v ss 76 v ss 175 dq51 176 dq55 77 dqs8 78 dm8 177 dq56 178 dq60 79 cb2 80 cb6 179 v dd 180 v dd 81 v dd 82 v dd 181 dq57 182 dq61 83 cb3 84 cb7 183 dqs7 184 dm7 85 du 86 du/(reset) 185 v ss 186 v ss 87 v ss 88 v ss 187 dq58 188 dq62 89 ck2 90 v ss 189 dq59 190 dq63 91 /ck2 92 v dd 191 v dd 192 v dd 93 v dd 94 v dd 193 sda 194 sa0 95 cke1 96 cke0 195 scl 196 sa1 97 du 98 du (ba2) 197 v ddspd 198 sa2 99 a12 100 a11 199 v ddid 200 du
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 5 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 functional block diagramm 1gb ddr sdram sodimm non - ecc, 2 ranks and 16 components
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 6 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 d c electrical characteristics and operating conditions (0c t a + 70c ; v dd = +2.5v 0.2v, v ddq = +2.5v 0.2v) see note 1 on page 9 parameter/ condition symbol min max units supply voltage v dd 2.3 2.7 v i/o supply voltage v dd q 2.3 2.7 v i/o reference voltage v ref 0.49 x v dd q 0.51x v dd q v i/o termination vo ltage (system) v tt v ref C 0.04 v ref + 0.04 v input high (logic 1) voltage v ih (dc) v ref + 0.15 v dd + 0.3 v input low (logic 0) voltage v il (dc) - 0.3 v ref C 0.15 v input leakage current any input 0v v in v dd, v ref pin 0v v in 1.35v i i - 16 16 a output leakage current (dq s are disabled; 0v v out v ddq ) i oz - 40 40 a output levels: high current ( v out = v ddq - 0.373v,minimum v ref, minimum v tt ) low current ( v out =0.373v, maximum v ref, maximum v tt ) i oh i ol - 16.8 16.8 - - ma ma ac input operating conditions ( 0c t a + 70c; v dd = +2.5v 0.2v, v ddq = +2.5v 0.2v ) see note 1 on page 9 parameter/ condition symbol min max units input high (logic 1) voltage v ih (ac) v ref + 0.310 - v input low (logic 0) voltage v il (ac) - v ref - 0.310 v i/o reference voltage v ref(ac) 0.49 x v dd q 0.51x v dd q v capacitance parameter symbol min max units input/output capacitance: dq , dqs c 10 4.0 5.0 pf input capacitance: command and address c 11 18.0 27.0 pf input capacitance: /s 0,1 c 11 18.0 27.0 pf input capacitance: ck, /ck c 12 10.0 14.0 pf input capacitance: cke c 13 18.0 27.0 pf
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 7 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 i dd specifications and conditions ( 0c t a + 70c; v dd = +2.5v 0.2v, v ddq = +2.5v 0.2v ) see note 1 on page 9 parameter & test condition symb. max. 3200 - 3.0 - 3 - 3 2700 - 2.5 - 3 - 3 unit operating current *) : one device bank; active - precharge; t rc = t rc (min); t ck = t ck (min); dq, dm and dq s inputs changing once per clock cycle; address and control inputs changing once every two clock cycles i dd0 1280 1080 ma operating current : *) one device bank; active - read - precharge; burst = 2; t rc = t rc (min); t ck = t ck (min);i out = 0ma; address and co ntrol inputs changing once per clock cycle i dd1 1920 1320 ma precharge power - down standby current: all device banks idle; power - down mode; t ck = t ck (min); cke = (low) i dd2p 80 80 ma idle standby current: cs# = high; all device banks idle; t ck = t ck (m in); cke= high; address and other control inputs changing once per clock cycle. v in = v ref for dq, dqs, and dm i dd2f 880 720 ma active power - down standby current: one device bank active; power - down mode; t ck = t ck (min);cke = low i dd3p 720 560 ma acti ve standby current: cs# = high; cke = high; one device bank; active - precharge; t rc = t ras (max); t ck = t ck (min); dq, dm and dqs inputs changing twice per clock cycle; address and other control inputs changing once per clock cycle i dd3n 960 800 ma operati ng current: burst = 2; reads; continous burst; one bank active; address and control inputs changing once per clock cycle; t ck = t ck (min); i out = 0ma i dd4r 4280 1360 ma operating current: burst = 2; writes; continuous burst; one device bank active; addr ess and control inputs changing once per clock cycle; t ck = t ck (min); dq, dm, and dqs inputs changing twice per clock cycle i dd4w 1648 1440 ma auto refresh current t rc = t rc (min) i dd5 5520 4640 ma t rc = 7.8125 s i dd6 80 80 ma self refresh current: cke 0.2v i dd7 3600 3280 ma operating current *) : four device bank interleaving reads (bl =4) with auto precharge, t rc = t rc (min); t ck = t ck (min); address and control inputs change only during active read, or write commands i dd8 n/a n/a ma *) value calculated as one module rank in this operating condition, and all other module ranks in idd2p (cke low) mode.
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 8 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 ddr sdram component electrical characteristics and recommended ac operating conditions ( 0c t a + 70c; v dd = +2.5v 0.2v, v ddq = +2.5v 0.2v ) see note 1 on page 9 ac characteristics 32 00 - 3.0 - 3 - 3 2 7 00 - 2 . 5 - 3 - 3 parameter symbol min max min max unit access window of dq s ck/ck# t ac - 0.50 +0.50 - 0.70 +0.70 ns ck high - level width t ch 0.45 0.55 0.45 0.55 t ck ck low - level width t cl 0.45 0.55 0.45 0.55 t ck clock cycle time cl=2.0 t ck (2.0) 7.5 13.0 7.5 13.0 cl=2.5 t ck (2.5) 6.0 13.0 6.0 13.0 ns cl= 3.0 t ck (3.0) 5.0 13.0 - - ns dq and dm input hold time relative to dqs t dh 0.40 - 0.45 - ns dq and dm input setup time relative to d qs t ds 0.40 - 0.45 - ns dq and dm input pulse width ( for each input ) t dipw 1.75 - 1.75 - ns access window of dqs from ck/ck# t dqsck - 0.6 +0.6 - 0.6 +0.6 ns dqs input high pulse width t dqsh 0.35 - 0.35 - t ck dqs input low pulse width t dqsl 0.35 - 0.35 - t ck dqs C t dqsq - 0.40 - 0.45 ns write command to first dqs latching transition t dqss 0.72 1.28 0.75 1.25 t ck dqs falling edge to ck rising - setup time t dss 0.2 - 0.2 - t ck dqs falling edge from ck rising - hold time t dsh 0.2 - 0.2 - t ck half clock period t hp t ch, t cl - t ch, t cl - ns data - out high - impedance window from ck/ck# t hz - +0.7 - +0.7 ns data - out low - impedance window from ck/ck# t lz - 0.7 - - 0.7 - ns address and control input hold time ( fast slew rate ) t ihf 0.6 - 0.75 - ns address and control input setup time ( fast slew rate ) t isf 0.6 - 0.75 - ns address and control input hold time ( slow slew rate ) t ihs 0.7 - 0.8 - ns address and control input setup time ( slow slew rate ) t iss 0.6 - 0.8 - ns load mode register command cycle time t mrd 10 - 12 - ns adress and control input pulse width (for each input) t ipw 2.2 - 2.2 - ns dq - dqs hold, dqs to first dq to go non - valid, per access t qh t hp - t qhs t hp - t qhs ns data hold skew fact or t qhs - 0.5 - 0.6 ns
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 9 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 ac characteristics 3200 - 3.0 - 3 - 3 2 7 00 - 2.5 - 3 - 3 parameter symbol min max min max unit active to precharge command t ras 40 70 000 70 000 42 ns active to read with auto precharge command t rap 15 - - 15 ns ac tive to active/auto refresh command period t rc 55 - - 60 ns auto refresh command period t rfc 70 - 72 - ns active to read or write delay t rcd 15 - 18 - ns precharge command period t rp 15 - 18 - ns dqs read preamble t rpre 0.9 1.1 0.9 1.1 t ck dqs read p ostamble t rpst 0.4 0.6 0.4 0.6 t ck active bank a to active bank b command t rrd 10 - 12 - ns dqs write preamble t wpre 0.25 - 0.25 - t ck dqs write preamble setup time t wpres 0 - 0 - ns dqs write postamble t wpst 0.4 0.6 0.4 0.6 t ck write recovery time t wr 15 - 15 - ns internal write to read command delay t wtr 2 - 1 - t ck data valid output window na t qh - t dqsq t qh - t dqsq ns refresh to refresh command interval t refc - 70.3 - 70.3 s average periodic refresh interval t refi - 7.8 - 7.8 s terminatin g voltage delay to v dd t vtd 0 - 0 - ns exit self refresh to non - read command t xsnr 70 - 75 - ns exit self refresh to read command t xsrd 200 - 200 - t ck note 1: values for ac timing, i dd , and electrical ac and dc characteristics might have been col lected within the standard temperature range and at nominal reference/supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified and for the corresponding field of operation according to the actual temperature grade of the module (extended e, i or w; refer to the environmental conditions for more details).
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 10 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 serial presence - detect matrix byte description 32 00 - 3.0 - 3 - 3 2 7 00 - 2.5 - 3 - 3 0 number of spd bytes used 0x80 1 total number of bytes in spd device 0x08 2 fundamental memory type 0x07 3 number of row addresses on assembly 0x0d 4 number of column addresses on assembly 0x0b 5 number of physical banks on dimm 0x0 2 6 module data width 0x40 7 module data width (continued) 0x00 8 modul e voltage interface levels (v ddq ) 0x04 9 sdram cycle time, (t ck ) (cas latency =2.5 (2700, 2100) ; cl=3* (3200) 0x50 0x6 0 10 sdram access from clock, (t ac ) (cas latency =2.5 (2700, 2100); cl=3* (3200)) 0x70 0x70 11 module configuration type 0x0 0 12 re fresh rate/ type 0x82 13 sdram device width (primary sdram) 0x08 14 error - checking sdram data width 0x00 15 minimum clock delay, back - to - back random column access 0x01 16 burst lengths supported 0x0e 17 number of banks on sdram device 0x04 18 cas latencies supported 0x1c 0x 0 c 19 cs latency 0x01 20 we latency 0x02 21 sdram module attributes 0x20 22 sdram device attributes: general 0xc0 23 sdram cycle time, (t ck ) (cas latency=2(2700, 2100) cl=2,5*(3200)) 0x60 0x 75 24 sdram access from ck, (t ac ) (cas latency=2(2700, 2100) cl=2.5*(3200) 0x70 25 sdram cycle time, (t ck ) (cas latency=1.5(2700, 2100) cl=2*(3200)) 0x75 0x00 26 sdram access from ck, (t ac ) (cas latency=1.5(2700, 2100) cl=2*(3200) 0x75 0x00 27 minimum row precharge time, (t rp ) 0x3 c 0x 48 28 minimum row active to row active, (t rrd ) 0x28 0x 30 29 minimum ras# to cas# delay, (t rcd ) 0x3c 0x 48 30 minimum ras# pulse width, (t ras ) 0x28 0x2a 31 module bank density 0x80
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 11 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 serial presence - detect matrix (continued) byte description 3200 - 3 .0 - 3 - 3 2 7 00 - 2.5 - 3 - 3 32 address and command setup time, (t is ) 0x60 0x 75 33 address and coomand hold time, (t ih ) 0x60 0x 75 34 data/data mask input setup time, (t ds ) 0x40 0x45 35 data/data mask input hold time, (t dh ) 0x40 0x45 36 - 4 1 reserved 0x00 4 2 min active auto refresh time (t rc ) 0x37 0x3c 4 3 minimum auto refresh to active/ auto refresh command period, (t rfc) 0x46 0x48 4 4 sdram device max cycle time (t ckmax ) 0x28 0x30 4 5 sdram device max dqs - dq skew time (t dqsq ) 0x28 0x2d 45 sdram device max rea d data hold skew factor (t qhs ) 0x50 0x 55 46 - 61 reserved 0x00 62 spd revision 0x 10 63 checksum for bytes 0 - 62 0x b8 0x 52 64 manufacturer`s jedec id code 7f 65 manufacturer`s jedec id code 7f 66 manufacturer`s jedec id code 7f 67 manufacturer`s jedec id code (continued) da 72 manufacturing location 1 switzerland | 2 germany | 3 usa 73 - 90 module part number (ascii) sdn 12864l1b62mt - xx 91 pcb identification code x 92 identification code (continued) x 93 year of manufacture in bcd x 94 week of manufac ture in bcd x 95 - 98 module serial number x x part number code s d n 128 64 l1 b 6 2 mt - 50 * r 1 2 3 4 5 6 7 8 9 10 11 12 13 *rohs compl. swissbit ag ddr - 400 mhz sdram d dr 200 pin so - dimm chip vendor ( micron ) depth 2 module ranks width chip rev. f pcb - type ( b6n842 1.0 ) chip organisation x8 * optional / additional information
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 12 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 revision history revision changes date 1.0 first release 23.01.20 08 1.1 new datasheet - layout 04.02.2014
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 13 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 locations swissbit ag industriestrasse 4 ch C 9552 bronschhofen switzerland phone: +41 (0)71 913 03 03 fax: +41 (0)71 913 03 15 _____________________________ swissbit germany gmbh wolfener strasse 36 d C 12681 be rlin germany phone: +49 (0)30 93 69 54 C 0 fax: +49 (0)30 93 69 54 C 55 _____________________________ swissbit na, inc. 1117 e plaza drive unit e suites 105/205 eagle, id 83616 usa phone: +1 208 258 - 6254 fax: +1 208 938 - 4525 ____________________________ _ swissbit japan, inc. 3f core koenji, 2 - 1 - 24 koenji - kita, suginami - ku, tokyo 166 - 0002 japan phone: +81 3 5356 3511 fax: +81 3 5356 3512 ________________________________
data sheet rev.1.1 04.02.2014 swissbit ag industriestrasse 4 fon: +4 1 (0) 71 913 03 03 www. swissbit.com page 14 ch - 9552 bronschhofen fax: +41 (0) 71 913 03 15 email : info@swissbit.com of 14 declaration of conformity we manufacturer: swissbit ag i ndustriestrasse 4 ch - 9552 bronschhofen switzerland declare under our sole responsibility that the product product type: 1g b ddr1 sodimm brand name: swissmemory? product series: ddr1 sodimm part number: sdn12864l1b62mt - xx r to which this declaration relates is in conformity with the following directives: 2002/96/ec category 3 (weee) following the provisions of directive restrictio n of the use of certain hazardous substances 2011/65/eu swissbit ag, february 2014 manuela k?gel head of quality management


▲Up To Search▲   

 
Price & Availability of SDN12864L1B62MT-50

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X